# I<sup>2</sup>C Registers

# REGISTER 17-3: SSPSTAT: MSSP STATUS REGISTER (I2C™ MODE)

| R/W-0       | R/W-0 | R-0 | R-0              | R-0              | R-0      | R-0 | R-0 |
|-------------|-------|-----|------------------|------------------|----------|-----|-----|
| SMP         | CKE   | D/Ā | P <sup>(1)</sup> | S <sup>(1)</sup> | R/W(2,3) | UA  | BF  |
| bit 7 bit 0 |       |     |                  |                  |          |     |     |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 SMP: Slew Rate Control bit

In Master or Slave mode:

1 = Slew rate control disabled for Standard Speed mode (100 kHz and 1 MHz)

slew rate control enabled for High-Speed mode (400 kHz)

bit 6 CKE: SMBus Select bit

In Master or Slave mode:

1 = Enable SMBus specific inputs0 = Disable SMBus specific inputs

bit 5 D/A: Data/Address bit

In Master mode: Reserved.

In Slave mode:

1 = Indicates that the last byte received or transmitted was data

o = Indicates that the last byte received or transmitted was address

bit 4 P: Stop bit<sup>(1)</sup>

1 = Indicates that a Stop bit has been detected last

o = Stop bit was not detected last

bit 3 S: Start bit<sup>(1)</sup>

1 = Indicates that a Start bit has been detected last

o = Start bit was not detected last

bit 2 R/W: Read/Write Information bit (I<sup>2</sup>C mode only)<sup>(2,3)</sup>

In Slave mode:

1 = Read

o = Write

In Master mode:

1 = Transmit is in progress

o = Transmit is not in progress

bit 1 UA: Update Address bit (10-Bit Slave mode only)

1 = Indicates that the user needs to update the address in the SSPADD register

o = Address does not need to be updated

bit 0 BF: Buffer Full Status bit

In Transmit mode:

1 = SSPBUF is full

o = SSPBUF is empty

In Receive mode:

1 = SSPBUF is full (does not include the ACK and Stop bits)

o = SSPBUF is empty (does not include the ACK and Stop bits)

# REGISTER 17-4: SSPCON1: MSSP CONTROL REGISTER 1 (I<sup>2</sup>C™ MODE)

| R/W-0       | R/W-0 | R/W-0                | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------------|-------|----------------------|-------|-------|-------|-------|-------|
| WCOL        | SSPOV | SSPEN <sup>(1)</sup> | CKP   | SSPM3 | SSPM2 | SSPM1 | SSPM0 |
| bit 7 bit 0 |       |                      |       |       |       |       |       |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

#### bit 7 WCOL: Write Collision Detect bit

#### In Master Transmit mode:

- 1 = A write to the SSPBUF register was attempted while the I<sup>2</sup>C conditions were not valid for a transmission to be started (must be cleared in software)
- o = No collision

### In Slave Transmit mode:

- 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software)
- o = No collision

# In Receive mode (Master or Slave modes):

This is a "don't care" bit.

#### bit 6 SSPOV: Receive Overflow Indicator bit

#### In Receive mode:

- 1 = A byte is received while the SSPBUF register is still holding the previous byte (must be cleared in software)
- o = No overflow

## In Transmit mode:

This is a "don't care" bit in Transmit mode.

- bit 5 SSPEN: Master Synchronous Serial Port Enable bit (1)
  - 1 = Enables the serial port and configures the SDA and SCL pins as the serial port pins
  - o = Disables serial port and configures these pins as I/O port pins

### bit 4 CKP: SCK Release Control bit

# In Slave mode:

- 1 = Releases clock
- o = Holds clock low (clock stretch), used to ensure data setup time

# In Master mode:

Unused in this mode.

# bit 3-0 SSPM<3:0>: Master Synchronous Serial Port Mode Select bits(2)

1111 = I<sup>2</sup>C Slave mode, 10-bit address with Start and Stop bit interrupts enabled

1110 = I<sup>2</sup>C Slave mode, 7-bit address with Start and Stop bit interrupts enabled

1011 = I<sup>2</sup>C Firmware Controlled Master mode (Slave Idle)

1000 = I<sup>2</sup>C Master mode, clock = Fosc/(4 \* (SSPADD + 1))

0111 = I2C Slave mode, 10-bit address

0110 = I<sup>2</sup>C Slave mode, 7-bit address

Bit combinations not specifically listed here are either reserved or implemented in SPI mode only.

# REGISTER 17-5: SSPCON2: MSSP CONTROL REGISTER 2 (I<sup>2</sup>C™ MODE)

| R/W-0       | R/W-0   | R/W-0                | R/W-0                | R/W-0               | R/W-0              | R/W-0               | R/W-0              |
|-------------|---------|----------------------|----------------------|---------------------|--------------------|---------------------|--------------------|
| GCEN        | ACKSTAT | ACKDT <sup>(2)</sup> | ACKEN <sup>(1)</sup> | RCEN <sup>(1)</sup> | PEN <sup>(1)</sup> | RSEN <sup>(1)</sup> | SEN <sup>(1)</sup> |
| bit 7 bit 0 |         |                      |                      |                     |                    |                     |                    |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 7 GCEN: General Call Enable bit (Slave mode only)

1 = Enables interrupt when a general call address (0000h) is received in the SSPSR

o = General call address disabled.

bit 6 ACKSTAT: Acknowledge Status bit (Master Transmit mode only)

1 = Acknowledge was not received from slave

o = Acknowledge was received from slave

bit 5 ACKDT: Acknowledge Data bit (Master Receive mode only)(2)

1 = Not Acknowledge0 = Acknowledge

bit 4 ACKEN: Acknowledge Sequence Enable bit (Master Receive mode only)(1)

1 = Initiates Acknowledge sequence on SDA and SCL pins and transmit ACKDT data bit. Automatically cleared by hardware.

o = Acknowledge sequence Idle

bit 3 RCEN: Receive Enable bit (Master mode only)(1)

1 = Enables Receive mode for I2C

o = Receive Idle

bit 2 PEN: Stop Condition Enable bit (Master mode only)(1)

1 = Initiates Stop condition on SDA and SCL pins. Automatically cleared by hardware.

o = Stop condition Idle

bit 1 RSEN: Repeated Start Condition Enable bit (Master mode only)(1)

1 = Initiates Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware.

o = Repeated Start condition Idle

bit 0 SEN: Start Condition Enable/Stretch Enable bit (1)

In Master mode:

1 = Initiates Start condition on SDA and SCL pins. Automatically cleared by hardware.

o = Start condition Idle

In Slave mode:

1 = Clock stretching is enabled for both slave transmit and slave receive (stretch enabled)

o = Clock stretching is disabled